# Investigation on the interface resistance of Si/GaAs heterojunctions fabricated by surface-activated bonding

Jianbo Liang\*, Li Chai, Shota Nishida, Masashi Morimoto, and Naoteru Shigekawa\*

Department of Electrical Engineering, Osaka City University, Osaka 558-8585, Japan E-mail: liang@elec.eng.osaka-cu.ac.jp; shigekawa@elec.eng.osaka-cu.ac.jp

Received August 14, 2014; revised November 17, 2014; accepted December 12, 2014; published online February 9, 2015

The electrical properties of p-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n-GaAs, p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions fabricated by surface-activated bonding (SAB) were investigated. An amorphous layer with a thickness of 3 nm was found across the bonding interface without annealing. The current–voltage (*I–V*) characteristics of p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions showed excellent linearity. The interface resistance of n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions was found to be 0.112  $\Omega$ ·cm<sup>2</sup>, which is the smallest value observed in all the samples. The resistance decreased with increasing annealing temperature and decreased to 0.074  $\Omega$ ·cm<sup>2</sup> after the junction annealing at 400 °C. These results demonstrate that n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions are suitable for the connection of subcells in the fabrication of tandem solar cells. © 2015 The Japan Society of Applied Physics

### 1. Introduction

III–V multijunction solar cells, which have reportedly produced high conversion efficiencies in comparison with other solar cell structures,<sup>1–6)</sup> are promising practical candidates for next-generation solar cells. III–V/Si tandem cells would provide high efficiency,<sup>7,8)</sup> low cost, mechanical robustness, and lightweight cells, relative to conventional Si and III–V multijunction cells. The direct epitaxial growth of III–V compounds on Si substrates would be the most desirable approach, but the hetero junction formed by epitaxial deposition typically introduces a substantial crystalline defect density because of the differences in crystal lattice and thermal expansion coefficient.<sup>9,10)</sup>

One way to solve these differences is to perform surfaceactivated bonding (SAB),<sup>11–13)</sup> in which surfaces of substrates are activated by the fast atom beams of Ar prior to bonding. It can accommodate the lattice mismatch between the bonding substrates and has enabled substrate bonding without heating. There are a few reports on SAB-based InGaP/Si, GaN/Si, and GaInP/GaAs/Si tandem solar cells.<sup>14–16)</sup>

The ohmic properties of SAB-based Si/Si, Si/GaAs, and Si/InGaP p-n junctions were reported.<sup>17,18)</sup> The interfacial conductivity of junctions was found to be improved by increasing the doping concentration of the bonding semiconductor. The reduction in electrical resistance across the interface connecting the subcells is very important for realizing a high-efficiency hybrid tandem cell by SAB. The interface resistance could lead to significant losses in multijunction solar cell operation. A resistance of  $0.13 \,\Omega \cdot \text{cm}^2$  has been found in p<sup>+</sup>-GaAs/n<sup>++</sup>-Si junctions, which resulted in the loss of  $0.063 \text{ mV/cm}^2$  in two-junction tandem solar cells.<sup>17)</sup> This value is markedly larger than those previously reported  $(3.92 \times 10^{-4} \,\Omega \cdot \text{cm}^2)$  for InGaAs/Ge tunnel junctions in InGaP/InGaAs/Ge triple-junction solar cells.<sup>19</sup> Thus, it is necessary to further reduce the resistance of the bonding interface.

Although heating of samples is not required during SAB, the annealing process is necessary for forming good ohmic contacts in the electrode fabrication of multijunction solar cells. The effects of the annealing process on the electrical behavior of the Si/GaAs junctions have not yet been reported.

| Table I. Carrier concentration and thickness of subs | trates. |
|------------------------------------------------------|---------|
|------------------------------------------------------|---------|

|                      | Туре            | Carrier concentration<br>(cm <sup>-3</sup> ) | Thickness<br>(µm) |
|----------------------|-----------------|----------------------------------------------|-------------------|
| p <sup>+</sup> -Si   |                 | $2.64 \times 10^{19}$                        | 525               |
| n <sup>+</sup> -Si   |                 | $2.61 \times 10^{19}$                        | 525               |
| n <sup>+</sup> -GaAs | Epitaxial layer | $\sim 1 \times 10^{19}$                      | 0.4               |
|                      | Substrate       | $\sim 1 \times 10^{18}$                      | 340               |
| p <sup>+</sup> -GaAs | Epitaxial layer | $\sim 1 \times 10^{19}$                      | 0.4               |
|                      | Substrate       | $\sim 1 \times 10^{18}$                      | 340               |
| n-GaAs               | Epitaxial layer | $\sim 1 \times 10^{17}$                      | 0.4               |
|                      | Substrate       | $\sim 1 \times 10^{18}$                      | 340               |
| p-GaAs               | Epitaxial layer | $\sim 1 \times 10^{17}$                      | 0.4               |
|                      | Substrate       | $\sim 1 \times 10^{18}$                      | 340               |

In this work, we studied the effects of junction polarity and the annealing process on the electrical properties of Si/GaAs junction. The structural properties of the interfaces were examined by field emission scanning electron microscopy (FE-SEM) and transmission electron microscopy (TEM). We characterized their electrical properties by current–voltage (I-V) measurements and evaluated the relationship between the electrical properties and the depletion layer thickness.

## 2. Experimental methods

We used six types of substrates for SAB experiments. Their carrier concentrations are shown in Table I. The Hall measurements at room temperature revealed that the resistivities and carrier concentrations were 0.003  $\Omega$ ·cm and (N<sub>A</sub> =)  $2.64 \times 10^{19} \text{ cm}^{-3}$ , and  $0.002 \,\Omega$  cm and  $(N_{\rm D} =) 2.64 \times 10^{19}$ cm<sup>-3</sup> for the p<sup>+</sup>-Si and n<sup>+</sup>-Si substrates, respectively. Before bonding, the Al/Ni/Au, Ti/Au, AuZn/Ti/Au, and AuGe/ Ni/Ti/Au multilayers were evaporated on the back sides surfaces of p<sup>+</sup>-Si, n<sup>+</sup>-Si, p<sup>+</sup>-GaAs and p-GaAs, and n<sup>+</sup>-GaAs and n-GaAs substrates, respectively. The ohmic contacts of p<sup>+</sup>-Si, p<sup>+</sup>-GaAs, p-GaAs, n<sup>+</sup>-GaAs, and n-GaAs substrates were formed by rapid thermal annealing at 400 °C for 60 s in N<sub>2</sub> gas ambient. p-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n-GaAs, p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, p<sup>+</sup>-Si/p<sup>+</sup>-GaAs, p<sup>+</sup>-Si/ n+-Si, n+-Si/n+-Si, p+-Si/p+-Si, n-GaAs/n-GaAs, p-GaAs/ p-GaAs, p<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, and p<sup>+</sup>-

GaAs/p<sup>+</sup>-GaAs junctions were fabricated by SAB.<sup>11–13)</sup> The n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions were annealed separately at 100, 200, 300, and 400 °C for 300 s in N<sub>2</sub> gas ambient. All the samples were diced into 4 mm<sup>2</sup> pieces. *I–V* measurements were performed using an Agilent B2902A Precision Measurement Unit at room temperature. The bonding interfaces of the Si/GaAs junctions were investigated by FE-SEM (JEOL JSM6500F) and TEM (JEOL JEM-2100).

## 3. Results and discussion

#### 3.1 Results

Figures 1(a) and 1(b) show FE-SEM and TEM images of the cross section of the Si/GaAs interface without annealing. As shown in Fig. 1(a), a straight line can be clearly recognized at the center of the sample. This line corresponds to the interface between Si and GaAs. In addition, we found in Fig. 1(b) that an amorphous layer of  $\sim$ 3 nm thickness was formed at the interface. More importantly, no structural defects such as cracks were observed at the interface.

Figure 2 shows the *I*–*V* characteristics of p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions measured between –0.1 and 0.1 V at room temperature. We found that the *I*–*V* characteristics shown in this figure revealed linear properties. The interface resistances of p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions were estimated to be 0.196, 0.132, 0.112, and 1.887  $\Omega$ ·cm<sup>2</sup>, respectively, by least-squares fitting at approximately 0 V. The resistance of n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions is smaller than that of p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions. The n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions showed the smallest interface resistance among all the samples.

Figure 3(a) shows the *I*–*V* characteristics of n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions without and with annealing at 100, 200, 300, and 400 °C measured between -0.1 and 0.1 V at room temperature. We found that, in the bias voltage range for measurements, the *I*–*V* characteristics of five samples showed excellent linearity. The interface resistances were found to be 0.112, 0.098, 0.087, 0.082, and 0.074  $\Omega$ ·cm<sup>2</sup> for the junctions without and with annealing at 100, 200, 300, and 400 °C, respectively, by least-square fitting at approximately 0 V. The resistances of the respective samples at various annealing temperatures are shown in Fig. 3(b). It was found that the interface resistance

The *I*–*V* characteristics of n<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/p<sup>+</sup>-Si, n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, and p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs junctions measured between -0.1 and 0.1 V at room temperature are shown in Fig. 4. It was found that the *I*–*V* characteristics in this figure showed excellent linearity. By least-squares fitting at approximately 0 V, the interface resistances of n<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/p<sup>+</sup>-Si, n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, p<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, and p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs junctions were determined to be 0.034, 0.076, 0.206, 0.046, 1.010, and 3.429  $\Omega$ ·cm<sup>2</sup>, respectively. Note that the resistance of p–p junctions is larger than that of n–n junctions.

Figure 5 shows the *I*–*V* characteristics of n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions measured at room temperature. It was found that the *I*–*V* characteristics of n-GaAs/ n-GaAs and p-GaAs/p-GaAs junctions revealed symmetrical relationships versus voltage under both reverse- and forwardbias voltages. We determined that the interface resistances of n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions were 5.824



Fig. 1. (Color online) Cross-sectional FE-SEM (a) and TEM (b) images of the Si/GaAs interface.



Fig. 2. (Color online) *I–V* characteristics of  $p^+$ -GaAs/ $p^+$ -Si,  $p^+$ -Si/ $n^+$ -GaAs,  $p^+$ -GaAs/ $n^+$ -Si, and  $n^+$ -GaAs/ $n^+$ -Si junctions measured at room temperature.

and 17664.97  $\Omega$ ·cm<sup>2</sup>, respectively, by least-squares fitting at approximately 0 V.

The *I–V* characteristics of p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions measured at room temperature are shown in Fig. 6. It was found that both the curves revealed rectifying properties as expected for a p–n junction diode. Note that the magnitude of the current increased as the junctions were more deeply reverse biased for both the p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions. In addition, the magnitude of the current of the p-GaAs/n<sup>+</sup>-Si junctions was larger than that of the p<sup>+</sup>-Si/n-GaAs junctions at the bias voltages.



**Fig. 3.** (Color online) (a) *I*–*V* characteristics of n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions without and with annealing at 100, 200, 300, and 400 °C measured at room temperature and (b) resistances of the respective samples at various annealing temperatures for n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions.



**Fig. 4.** (Color online) *I–V* characteristics of n<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/p<sup>+</sup>-Si, n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, p<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, and p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs junctions measured at room temperature.

#### 3.2 Discussion

In the present work, the Ar atom fast beam irradiation in SAB is assumed to induce the interface states. Such interface states should be distributed in the amorphous layer, which would likely be due to the Ar atom fast beam irradiation. The existence of electronic interface states is unavoidable at a bonding interface [because of the dangling bonds formed by



**Fig. 5.** (Color online) *I–V* characteristics of n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions measured at room temperature.



Fig. 6. (Color online) I-V characteristics of p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions measured at room temperature.

a combination of different lattice structures]. The amorphous layer with a thickness of about 3 nm is observed at the Si/GaAs interface, [Fig. 1(b)]. A similar amorphous layer at the interface was also observed in the Si/Si,<sup>20,21)</sup> Si/SiC,<sup>22)</sup> and GaP/GaAs<sup>23)</sup> junctions fabricated by SAB. For n<sup>+</sup>-Si/ n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-Si, and n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs (p<sup>+</sup>-Si/p<sup>+</sup>-GaAs, p<sup>+</sup>-Si/p<sup>+</sup>-Si, and p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs) junctions, acceptor-like (donor like) defect states with energies below (above) the Fermi level should be formed at the interface, which can introduce a negative charge (a positive charge) at the interface. Consequently, a potential barrier and depletion layers exist in the conduction band (valence band) of the bonding interface. The high defect density and semiconductor doping concentration could reduce the barrier height and the thickness of the depletion layer.<sup>24,25)</sup> Therefore, in highimpurity-concentration n-n and p-p junctions, the depletion layer thickness is extremely small, which enables the carriers to tunnel across the barrier of the bonding interface.

The conduction and valence band offsets are  $\Delta E_c = 0.593 \text{ eV}$  and  $\Delta E_v = 0.293 \text{ eV}$ , respectively, which were determined from the results of previous experiments on p-Si/n-GaAs junctions fabricated by SAB.<sup>26)</sup> As the valence band offset is significantly smaller than the conduction band offset, the injection of holes should be more effective in p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions than that of electrons in n<sup>+</sup>-Si/n<sup>+</sup>-



Fig. 7. (Color online) Schematic energy-band diagrams of (a) p-GaAs/n<sup>+</sup>-Si, (b) p<sup>+</sup>-Si/n-GaAs, (c) p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, and (d) p<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions.

GaAs junctions. However, we found that the electrical conductivity in p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions was significantly lower than that in n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions. In addition, we also found that the resistances of p<sup>+</sup>-Si/p<sup>+</sup>-Si, p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs, and p-GaAs/p-GaAs junctions are surprisingly larger than those of  $n^+-Si/n^+-Si$ ,  $n^+-Si/n^+-Si$ ,  $n^+-GaAs/n^+-GaAs$ , and n-GaAs/n-GaAs junctions. This may be attributed to the difference in barrier height between the p-p and n-n junctions. It was reported that the barrier heights of n-Si/ n-Si and p-Si/p-Si junctions were determined to be 0.15 and 0.4 eV, respectively, which decreased as the annealing temperature increased.<sup>27)</sup> The main reason for the difference in barrier heights should be that the interface state charge on the n-n (p-p) junctions decreased (increased) after the implantation of Ar ions. A similar result was observed in the p-Si and n-Si Schottky diodes, in which the substrates were implanted with Ar ions.<sup>28,29)</sup>

The existence of the amorphous layer across the bonding interface is assumed to be related to the interface resistance. A few reports indicated that the thickness of the amorphous layer decreased with increasing annealing temperature and the layer finally disappeared after annealing at a certain temperature.<sup>23,30</sup> The annealing temperature can result in a sharp reduction in interface resistance, which eventually saturates after a certain period of annealing. A similar change was observed in the n-GaAs/n-GaAs and n-Si/n-GaAs junctions fabricated by direct wafer bonding<sup>31</sup> and SAB,<sup>32</sup> respectively. The observed rapid reduction in interface resistance should result from the recrystallization of the amorphous layer at the interface during annealing. The reduced interface resistance is assumed to be attributed to the reduction in interface state density. The improvement of the electrical

conductivity of n–n and p–p junctions fabricated by SAB was reported to be related to the interface state density, which decreased with increasing annealing temperature.<sup>27,33</sup> A similar behavior has also been reported for n-GaAs/n-GaAs fabricated by direct wafer bonding.<sup>34</sup> In addition, the reversebias leak current dependence of amorphous layer thickness, which was attributed to the behavior of the interface state density, has been reported for the p-Si/n-SiC junctions fabricated by SAB.<sup>23</sup> These results imply that the electrical conductivity of the bonding interface markedly depends on the amorphous layer thickness at the bonding interface.

Figures 7(a) and 7(b) show the energy-band diagrams of the p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions, respectively, at zero bias voltage and room temperature. These diagrams are based on the carrier concentrations of the respective substrates shown in Table I. Note that these diagrams are based on the assumption that there are no additional charges located at the interfaces. The total thicknesses of the depletion layer in the p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions are estimated to be 99.3 and 151.9 nm, respectively. The thickness of the depletion layer in the p<sup>+</sup>-Si/n-GaAs junctions is much larger than that in the p-GaAs/n<sup>+</sup>-Si junctions. The difference mentioned above between the p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions might be related to their depletion layer thicknesses. The electrical characteristics of the p-GaAs/n<sup>+</sup>-Si junctions are consequently assumed to be affected more largely by the interface states formed in the amorphous layer than those of the p<sup>+</sup>-Si/n-GaAs junctions. Actually, the facts that, in the I-V characteristics of the p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions, the magnitude of the reverse-bias current increases owing to the larger reverse bias and the depletion layer thickness is almost zero in both the n<sup>+</sup>-Si and p<sup>+</sup>-Si substrates suggest that the tunneling process dominates the electrical transport properties across the Si/GaAs interfaces. A similar behavior was also observed at the p-Si/n-Si and p<sup>-</sup>-Si/n<sup>+</sup>-Si junctions fabricated by SAB.<sup>20)</sup>

The total thicknesses of the depletion layers in the p<sup>+</sup>-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions are similarly determined to be 12.4 and 18.7 nm at zero bias voltage, respectively, as shown in Figs. 7(c) and 7(d). The depletion layers of the p<sup>+</sup>-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions are considerably narrower than those of conventional p-n junctions, which enables the carriers to tunnel across the depletion layer. The carriers of the p<sup>+</sup>-GaAs/n<sup>+</sup>-Si junctions tunneling across the depletion layer should be more effective than those of the p<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions. In contrast, the experimental data showed that the resistance of the p<sup>+</sup>-GaAs/ n<sup>+</sup>-Si junctions is slightly higher than that of the p<sup>+</sup>-Si/ n<sup>+</sup>-GaAs junctions. The difference in conductivity between the p<sup>+</sup>-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions might be related to the interface state charges of the bonding interface. The fact that, in the I-V characteristics of the n<sup>+</sup>-Si/n<sup>+</sup>-Si, p<sup>+</sup>-Si/p<sup>+</sup>-Si, n<sup>+</sup>-GaAs/n<sup>+</sup>-GaAs, and p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs junctions, the interface resistance of the n+-GaAs/n+-GaAs junctions is comparatively close to that of the n<sup>+</sup>-Si/n<sup>+</sup>-Si junctions, whereas that of the p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs junctions is surprisingly larger than (approximately fifteen times as large as) that of the  $p^+-Si/p^+-Si$  junctions, suggests that a large number of positive charges are formed at the p<sup>+</sup>-GaAs/p<sup>+</sup>-GaAs interfaces. It is assumed consequently that the depletion layers in the p<sup>+</sup>-GaAs substrates, which are formed by the interface charges, affect the carriers across the p<sup>+</sup>-GaAs/ n<sup>+</sup>-Si interfaces.

Given that the annealing (typically at 400 °C)<sup>34,35)</sup> process is required for forming good ohmic contacts on GaAs, it is notable that the two substrates were firmly bonded to each other after annealing at 400 °C. It is also noteworthy that the interface resistance of the n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions decreased to 0.074  $\Omega$ ·cm<sup>2</sup>, suggesting that the SAB-based Si/GaAs junctions are anticipated to play a significant role in fabricating devices operating for high-power and highfrequency applications, and that the n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions are suitable for the connection of tandem subcells.

#### 4. Conclusions

We fabricated p-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n-GaAs, p<sup>+</sup>-GaAs/ n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions by SAB and measured their electrical properties at room temperature. The current-voltage characteristics of p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/ p<sup>+</sup>-GaAs junctions showed ohmic properties. The interface resistances were estimated to be 0.196, 0.132, 0.112, and  $1.887 \Omega \cdot cm^2$  for p<sup>+</sup>-GaAs/n<sup>+</sup>-Si, p<sup>+</sup>-Si/n<sup>+</sup>-GaAs, n<sup>+</sup>-Si/n<sup>+</sup>-GaAs, and p<sup>+</sup>-Si/p<sup>+</sup>-GaAs junctions, respectively. The differences in electrical properties between p-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n-GaAs junctions, and between p<sup>+</sup>-GaAs/n<sup>+</sup>-Si and p<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions might be related to their depletion layer thicknesses. The interface resistance of n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions decreases with increasing annealing temperature. It was reduced to  $0.074 \,\Omega \cdot \text{cm}^2$  after the junction annealing at 400 °C. These results suggest that SAB-based n<sup>+</sup>-Si/n<sup>+</sup>-GaAs junctions can be used for fabricating hybrid tandem cells.

### Acknowledgment

This work was supported by the "Creative research for clean energy generation using solar energy" project in Core Research for Evolutional Science and Technology (CREST) programs of the Japan Science and Technology Agency (JST).

- R. R. King, D. C. Law, K. M. Edmondson, C. M. Fetzer, G. S. Kinsey, H. Yoon, R. A. Sherif, and N. H. Karam, Appl. Phys. Lett. 90, 183516 (2007).
- H. Sugiura, C. Amano, A. Yamamoto, and M. Yamaguchi, Jpn. J. Appl. Phys. 27, 269 (1988).
- J. M. Olson, S. R. Kurtz, A. E. Kibbler, and P. Faine, Appl. Phys. Lett. 56, 623 (1990).
- K. A. Bertness, S. R. Kurtz, D. J. Friedman, A. E. Kibbler, C. Kramer, and J. M. Olson, Appl. Phys. Lett. 65, 989 (1994).
- T. Takamoto, M. Kaneiwa, M. Imaizumi, and M. Yamaguchi, Prog. Photovoltaics 13, 495 (2005).
- T. Takamoto, E. Ikeda, H. Kurita, M. Ohmori, M. Yamaguchi, and M. J. Yang, Jpn. J. Appl. Phys. 36, 6215 (1997).
- 7) S. R. Kurtz, P. Faine, and J. M. Olson, J. Appl. Phys. 68, 1890 (1990).
- M. Umeno, T. Soga, K. Baskar, and T. Jimbo, Sol. Energy Mater. Sol. Cells 50, 203 (1998).
- S. F. Fang, K. Adomi, S. Iyer, H. Morkoc, H. Zabel, C. Choi, and N. Otsuka, J. Appl. Phys. 68, R31 (1990).
- 10) V. K. Yang, M. Groenert, C. W. Leitz, A. J. Pitera, M. T. Currie, and E. A. Fitzgerald, J. Appl. Phys. 93, 3859 (2003).
- N. Shigekawa, N. Watanabe, and E. Higurashi, Proc. 3rd Int. IEEE Workshop Low-Temperature Bonding for 3D Integration, 2012, p. 109.
- 12) M. M. R. Howlader, T. Watanabe, and T. Suga, J. Vac. Sci. Technol. B 19, 2114 (2001).
- 13) M. M. R. Howlader, T. Watanabe, and T. Suga, J. Appl. Phys. 91, 3062 (2002).
- 14) N. Shigekawa, M. Morimoto, S. Nishida, and J. Liang, Jpn. J. Appl. Phys. 53, 04ER05 (2014).
- N. Shigekawa, J. Liang, N. Watanabe, and A. Yamamoto, Phys. Status Solidi C 11, 644 (2014).
- 16) K. Derendorf, S. Essig, E. Oliva, V. Klinger, T. Roesener, S. P. Philipps, J. Benick, M. Hermle, M. Schachtner, G. Siefer, W. Jäger, and F. Dimroth, IEEE J. Photovoltaics 3, 1423 (2013).
- 17) J. Liang, S. Nishida, M. Morimoto, and N. Shigekawa, Electron. Lett. 49, 830 (2013).
- 18) S. Essig, O. Moutanabbir, A. Wekkeli, H. Nahme, E. Oliva, A. W. Bett, and F. Dimroth, J. Appl. Phys. 113, 203512 (2013).
- 19) K. Nishioka, T. Takamoto, T. Agui, M. Kaneiwa, Y. Uraoka, and T. Fuyuki, Sol. Energy Mater. Sol. Cells 90, 1308 (2006).
- 20) J. Liang, T. Miyazaki, M. Morimoto, S. Nishida, and N. Shigekawa, J. Appl. Phys. **114**, 183703 (2013).
- 21) H. Takagi, R. Maeda, N. Hosoda, and T. Suga, Jpn. J. Appl. Phys. 38, 1589 (1999).
- 22) J. Liang, S. Nishida, M. Arai, and N. Shigekawa, Appl. Phys. Lett. 104, 161604 (2014).
- 23) M. M. R. Howlader, T. Suga, F. Zhang, T. H. Lee, and M. J. Kim, Electrochem. Solid-State Lett. 13, H61 (2010).
- 24) S. Bengtsson and O. Engstrom, J. Appl. Phys. 66, 1231 (1989).
- 25) S. Bengtsson, G. I. Andersson, M. O. Andersson, and O. Engstrom, J. Appl. Phys. 72, 124 (1992).
- 26) J. Liang, T. Miyazaki, M. Morimoto, S. Nishida, N. Watanabe, and N. Shigekawa, Appl. Phys. Express 6, 021801 (2013).
- 27) M. Morimoto, J. Linag, S. Nishida, and N. Shigekawa, Jpn. J. Appl. Phys. 54, 030212 (2015).
- 28) S. Ashok and K. Giewont, Jpn. J. Appl. Phys. 24, L533 (1985).
- 29) S. Ashok, H. Kräutle, and H. Beneking, Appl. Phys. Lett. 45, 431 (1984).
- 30) M. M. R. Howlader and F. Zhang, Thin Solid Films 519, 804 (2010).
- 31) F. Shi, K. Chang, J. Epple, C. Xu, K. Chen, and K. C. Hsieh, J. Appl. Phys. 92, 7544 (2002).
- 32) S. Essig and F. Dimroth, ECS J. Solid State Sci. Technol. 2, Q178 (2013).
- 33) T. Yu, M. R. Howlader, F. Zhang, and M. Bakr, ECS Trans. 35 [2], 3
- (2011).
- 34) M. J. Jackson, B. L. Jackson, and M. S. Goorsky, J. Appl. Phys. 110, 104903 (2011).
- 35) P. Guéret, P. Buchmann, K. Daetwyler, and P. Vettiger, Appl. Phys. Lett. 55, 1735 (1989).