

Home Search Collections Journals About Contact us My IOPscience

Effects of annealing on the electrical characteristics of GaAs/GaAs junctions by surfaceactivated bonding

This content has been downloaded from IOPscience. Please scroll down to see the full text. 2016 Jpn. J. Appl. Phys. 55 068002 (http://iopscience.iop.org/1347-4065/55/6/068002) View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 160.193.153.220 This content was downloaded on 17/05/2016 at 11:29

Please note that terms and conditions apply.

## Effects of annealing on the electrical characteristics of GaAs/GaAs junctions by surface-activated bonding

Li Chai, Jianbo Liang, and Naoteru Shigekawa

Graduate School of Engineering, Osaka City University, Osaka 558-8585, Japan Received January 14, 2016; accepted March 16, 2016; published online May 17, 2016

The electrical properties of GaAs/GaAs junctions fabricated by surface-activated bonding (SAB) and annealing were examined on the basis of the charge neutral level model. The potential barrier height, the density of interface states, and the charge neutral level at GaAs/GaAs interfaces were estimated from the measured dependences of the electrical conductance of n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions on ambient temperature. The barrier height and the density of interface states were lowered by increasing the annealing temperature to 400 °C, which suggested that the damage introduced during the SAB process was partly reduced. © 2016 The Japan Society of Applied Physics

Wafer bonding technologies are useful for fabricating heterostructures made of dissimilar semiconductor materials with different crystal structures, lattice constants, and thermal expansion coefficients, which cannot be easily made by means of conventional crystal growth technologies.<sup>1)</sup> Among the various wafer bonding methods, surface-activated bonding (SAB),<sup>2-5)</sup> in which samples are bonded to each other without heating after their bonding surfaces are activated using the fast atom beam (FAB) of noble gas species such as Ar, has been successfully applied to fabricating a variety of heterojunctions such as Si/GaAs,<sup>4,6,7)</sup> Si/InP,<sup>5)</sup> Si/GaN,<sup>8)</sup> and Si/SiC99 systems as well as Si/Si10,111 and GaAs/GaAs121 homojunctions. We previously applied SAB to fabricating III-V-on-Si hybrid tandem solar cells with GaAs/Si bonding interfaces so that a high conversion efficiency of  $\approx 26\%$ was demonstrated.<sup>13)</sup> We also fabricated SiC/Si heterojunction bipolar transistors with SAB-based SiC emitter/Si base junctions and observed current gains.<sup>14)</sup>

GaAs/GaAs homojunctions were also fabricated by direct wafer bonding.<sup>15,16</sup> Their current–voltage (I–V) characteristics were sensitive to the prebonding treatments of GaAs surfaces and temperatures of the postbonding annealing. The change in the I–V characteristics was discussed in relation to the variation of the amorphous-like intermediate layers at the bonding interfaces.

It was reported that amorphous-like intermediate layers were also formed at the SAB-based bonding interfaces due to the FAB and they were recrystallized when the interfaces were annealed.<sup>3)</sup> Furthermore, it was pointed out that the resistance across the bonding interfaces in GaAs/GaAs junctions was approximately correlated with the thickness of the amorphous-like layers by characterizing junctions fabricated using different species for the FAB.<sup>12)</sup> It is assumed, consequently, that the interface states should be formed at the bonding interfaces and their density  $(D_{it})$  might be varied due to the annealing. Actually, we extracted  $D_{it}$  as well as the charge neutral level (CNL) at the annealed Si/Si interfaces using a framework based on the CNL model and discussed their dependences on annealing temperature.<sup>11)</sup> In this work, we examined the properties of annealed GaAs/GaAs junctions by a similar process.

We prepared n-GaAs and p-GaAs epitaxially grown substrates, which were made of n-GaAs (donor concentration  $N_D \sim 1.6 \times 10^{16} \text{ cm}^{-3}$ , 50 nm)/n<sup>+</sup>-GaAs ( $N_D \sim 2.0 \times 10^{19} \text{ cm}^{-3}$ , 50 nm) bilayers on n-GaAs (100) substrates and p-GaAs (acceptor concentration  $N_A \sim 2.5 \times 10^{17} \text{ cm}^{-3}$ , 50 nm)/p<sup>+</sup>-GaAs ( $N_A \sim 1 \times 10^{19} \text{ cm}^{-3}$ , 50 nm) bilayers on p-GaAs (100) substrates,



**Fig. 1.** (Color online) *I–V* characteristics at  $300^{\circ}$ C-annealed (a) n-GaAs/ n-GaAs and (b) p-GaAs/p-GaAs bonding interfaces. The ambient temperatures for the respective curves are also shown.

respectively. Ohmic contacts on their backsides were formed by evaporating AuGe/Ni/Au and AuZn/Ti/Au, respectively, and annealing at 400 °C for 1 min in nitrogen ambient. Then, n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions were fabricated by SAB without heating. We annealed the interfaces at 200 °C for 5 min, 300 °C for 5 min, and 400 °C for 1 min, respectively.

We measured the I-V characteristics of the n-GaAs/ n-GaAs junctions at an ambient temperature T between -23and 200 °C. Those of the p-GaAs/p-GaAs junctions were measured at T between -106 and 200 °C. The I-V characteristics of the n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions annealed at 300 °C are shown in Figs. 1(a) and 1(b), respectively. As typically shown in these figures, the current increased (the interface resistance decreased) as the ambient





**Fig. 2.** (Color online) Relationships between the conductance at 0 V divided by the ambient temperature, G/T, and 1/T for (a) n-GaAs/n-GaAs and (b) p-GaAs/p-GaAs junctions. Results of fitting to straight lines are also shown. High- and low-ambient-temperature parts of the results for p-GaAs/p-GaAs junctions were separately fitted to lines.

temperature increased. We observed slight unsymmetrical properties in the I-V curves, which might be attributable to the unideal characteristics in contacts on the back sides of GaAs substrates. Their impacts on the analysis in the present work are assumed to be negligible. The conductance at a bias voltage of 0 V, *G*, was extracted from each I-V curve. The relationships between the conductance divided by the ambient temperature, G/T, and 1/T are shown in Figs. 2(a) and 2(b) for the n-GaAs/n-GaAs and p-GaAs/p-GaAs junctions, respectively. We found that G/T increased as 1/T decreased.

Hereafter, the following assumptions were employed for analyzing the experimental results. (i)  $D_{it}$  is independent of the energy of the states across the bandgap. (ii) Both  $E_{CNL}$ , the energy of CNL measured from the valence band edge of GaAs, and  $D_{it}$  are insensitive to the concentration of dopants and the polarity of substrates. They depend on the conditions of the SAB and post bonding processes. (iii) The potential barrier  $q\phi_B$  with q as the elementary charge is formed at the bonding interface so as to compensate for the interface charges, as shown in Figs. 3(a) and 3(b) for the n-GaAs/ n-GaAs and p-GaAs/p-GaAs junctions, respectively. In these figures,  $W_n$  and  $W_p$  are the depletion layer thicknesses of n-GaAs and p-GaAs layers, respectively. (iv) The transport properties of carriers across the bonding interfaces are described by the thermionic emission model.



**Fig. 3.** (Color online) Schematic band diagrams of (a) n-GaAs/n-GaAs and (b) p-GaAs/p-GaAs junctions.



**Fig. 4.** (Color online) The relationships between the extracted potential barrier heights and the annealing temperature. Two barrier heights, which were estimated from the data for the low- and high-ambient temperatures, are shown for the p-GaAs/p-GaAs junctions.

On the basis of these assumptions, we fitted each relationship between  $\ln(G/T)$  and 1/T for the n-GaAs/n-GaAs junction to a straight line so that  $q\phi_{\rm B}$  at each annealing temperature was estimated. The results of fitting are shown in Fig. 2(a). Given that each relationship for the p-GaAs/ p-GaAs junctions was separated into a high-temperature part with a large slope and a low-temperature part with a small slope, two barrier heights were obtained by fitting the respective parts to straight lines as shown in Fig. 2(b). The obtained barrier heights, which are summarized in Fig. 4, decreased as the annealing temperature increased. This result is in good contrast to that for Si/Si junctions, which showed that the barrer height of the n-Si/n-Si (p-Si/p-Si) junctions increased as the annealing temperature increased to 600 (400) °C but decreased as the annealing temperature was further increased.<sup>11</sup>)

The higher concentration of dopants in the p-GaAs layer  $(N_A \sim 2.5 \times 10^{17} \text{ cm}^{-3})$  in comparison with those in the n-GaAs layer indicates that the depletion layer of the p-GaAs layer is narrower  $[W_p < W_n \text{ in Figs. 3(a) and 3(b)}]$  so that the features of tunneling across the potential barrier are more apparent in the transport characteristics in the p-GaAs/p-GaAs junction. This scheme suggests that the smaller

**Table I.**  $E_{\text{CNL}}$  and  $D_{\text{it}}$  at each annealing temperature.

|                                           | 200 °C               | 300 °C               | 400 °C               |
|-------------------------------------------|----------------------|----------------------|----------------------|
| $E_{\rm CNL}~({\rm eV})$                  | 0.79                 | 0.82                 | 1.00                 |
| $D_{\rm it}~({\rm cm}^{-2}{\rm eV}^{-1})$ | $2.0 \times 10^{13}$ | $7.8 \times 10^{12}$ | $4.3 \times 10^{12}$ |

barrier heights achieved for the p-GaAs/p-GaAs junctions (0.02–0.13 eV) might be the contribution of such tunneling process of holes. Consequently, we assumed that the larger barrier heights (0.38–0.51 eV) reflect the intrinsic characteristics of p-GaAs/p-GaAs interfaces.

We estimated  $E_{\rm CNL}$  and  $D_{\rm it}$  by analyzing the barrier heights of junctions on the basis of the above-mentioned assumptions. The results are given in Table I. We found that  $D_{\rm it}$ decreased as the annealing temperature increased (from  $\approx 2.0 \times 10^{13} \,{\rm cm}^{-2} \,{\rm eV}^{-1}$  at 200 °C to  $\approx 4.3 \times 10^{12} \,{\rm cm}^{-2} \,{\rm eV}^{-1}$  at 400 °C).  $E_{\rm CNL}$  (0.79–1.00 eV) was found to be higher than that in the literature (0.5 eV in Ref. 17).

These features were in agreement with the observation for Si/Si junctions. The high  $E_{\text{CNL}}$  in comparison with that in a previous report might be related to the possible formation of donor-like states due to the Ar beam irradiation.<sup>18</sup>) The decreases in  $q\phi_{\text{B}}$  and  $D_{\text{it}}$  due to the annealing, which mean that the damage caused by the Ar beam irradiation in the SAB process is reduced, are useful for exploring the possibility of applying SAB to the III–V-material-based device process.

In conclusion, we fabricated n-GaAs/n-GaAs and p-GaAs/ p-GaAs junctions by surface-activated bonding and measured their current-voltage characteristics after annealing. We estimated the heights of the potential barriers, the charge neutral level,  $E_{\text{CNL}}$ , and the density of interface states,  $D_{it}$ , at GaAs/GaAs interfaces. The decrease in  $D_{it}$  due to the annealing, which is in agreement with the results for Si/Si junctions, might play a crucial role in fabricating SAB-based devices.

**Acknowledgments** This work was supported in part by the "Research and Development of ultra-high efficiency and low-cost III–V compound semiconductor solar cell modules (High efficiency and low-cost III–V/Si tandem)" project of New Energy and Industrial Technology Development Organization (NEDO). The authors are grateful to M. Morimoto for his advice in data analysis.

- 1) O. Moutanabbir and U. Göscele, Annu. Rev. Mater. Res. 40, 469 (2010).
- H. Takagi, K. Kikuchi, R. Maeda, T. R. Chung, and T. Suga, Appl. Phys. Lett. 68, 2222 (1996).
- H. Takagi, R. Maeda, N. Hosoda, and T. Suga, Jpn. J. Appl. Phys. 38, 1589 (1999).
- M. M. R. Howlader, T. Watanabe, and T. Suga, J. Vac. Sci. Technol. B 19, 2114 (2001).
- M. M. R. Howlader, T. Watanabe, and T. Suga, J. Appl. Phys. 91, 3062 (2002).
- J. Liang, T. Miyazaki, M. Morimoto, S. Nishida, N. Watanabe, and N. Shigekawa, Appl. Phys. Express 6, 021801 (2013).
- 7) J. Liang, L. Chai, S. Nishida, M. Morimoto, and N. Shigekawa, Jpn. J. Appl. Phys. 54, 030211 (2015).
- N. Shigekawa, N. Watanabe, and E. Higurashi, Proc. 3rd Int. IEEE Workshop Low-Temperature Bonding for 3D Integration, 2012, p. 109.
- S. Nishida, J. Liang, T. Hayashi, M. Arai, and N. Shigekawa, Jpn. J. Appl. Phys. 54, 030210 (2015).
- J. Liang, T. Miyazaki, M. Morimoto, S. Nishida, and N. Shigekawa, J. Appl. Phys. 114, 183703 (2013).
- 11) M. Morimoto, J. Liang, S. Nishida, and N. Shigekawa, Jpn. J. Appl. Phys. 54, 030212 (2015).
- 12) G. Kono, M. Fujino, D. Yamashita, K. Watanabe, M. Sugiyama, Y. Nakano, and T. Suga, ICEP-IAAC 2015 Proc., 2015, p. 478.
- 13) N. Shigekawa, J. Liang, R. Onitsuka, T. Agui, H. Juso, and T. Takamoto, Jpn. J. Appl. Phys. 54, 08KE03 (2015).
- 14) J. Liang, S. Shimizu, S. Nishida, N. Shigekawa, and M. Arai, ECS Solid State Lett. 4, Q55 (2015).
- 15) F. Shi, K.-L. Chang, J. Epple, C.-F. Xu, K. Y. Cheng, and K. C. Hsieh, J. Appl. Phys. 92, 7544 (2002).
- 16) M. Jackson, B. L. Jackson, and M. S. Goorsky, ECS Trans. 33 [4], 375 (2010).
- 17) J. Robertson and B. Falabretti, J. Appl. Phys. 100, 014111 (2006).
- 18) S. Ashok and K. Giewont, Jpn. J. Appl. Phys. 24, L533 (1985).